# AESOP An Entertainment Solution On a Platform

Pad interface

## S3C6400X

# 4 MEMORY SUBSYSTEM

#### 4.1 OVERVIEW S3C6400X SROM OneNAND , DRAM , CF NAND . Static 16-bit DRAM , OneNAND NAND, CF EBI MEMORY PORT 0 4.2 FEATURE S3C6400X 64-bit slave interface, 32-bit AXI slave interface, 32-bit AHB Master interface, SFR 32-bit AHB slave interface DMC SFR APB interface 가 Memory Port0(DMC0) DRAM 32-bit AXI slave interface APB interface Memory Port1(DMC1) DRAM 64-bit AXI slace interface APB interface Memory port0 EBI(External Bus Interface) DMC1 Memory port1 XSELNAND NAND OneNAND CFCON memory port0 (Indirect) CF I/F memory port0 Xm0CSn[1:0] **SROMC** .(be dedicated for ?) memory port0 Xm0CSn[7:6] DRAM (DMC0) NAND OneNAND가 Xm0CSn[2] memory port1 Data pin[31:16] system (MEM\_SYS\_CFG[7]) (configuration) memory port0 Address pin[26:16] EBI (DMC0, SROMC, two OneNAND, CFCON, NFCON) pad interface



## S3C6400X



Figure 4-1. Memory interface through EBI

# AESOP An Entertainment Solution On a Platform

### S3C6400X

### 4.3 FUNCTIONAL DESCRIPTION

MEM\_SYS\_CFG(0x7E00F120) & MEC\_CFG\_STAT(0x7E00F12C)

- Flash information
  - ◆ NAND Flash boot enable
  - ◆ Large page NAND Flash

0= Small page NAND / 1= Large page NAND

◆ Address Cycle

In Small page NAND, 0= 3 cycles / 1= 4 cycles

In Large page NAND, 0= 4 cycles / 1= 5 cycles

◆ Page Size selection

In Small page NAND, 0= 256 byte / 1= 512 byte

In Large page NAND, 0= 1 kbyte / 1= 2kbyte

- Port information
  - ◆ SROM data bus width

SROM SFR

0: 8-bit, 1: 16-bit

◆ Address Expand

0= memory port1 Xm1DATA[31:16] 1= memory port0 Xm1DATA[31:16]

- memory port1 data pin[31:16] memory port0 address pin[26:16]

◆ Boot location

### MEM\_CFG\_STAT[6:5]

| CFG_BOOT_LOC | Boot Location                |  |  |  |
|--------------|------------------------------|--|--|--|
| 00           | Stepping Stone area in NFCON |  |  |  |
| 01           | SROMC CS0                    |  |  |  |
| 10           | OneNANDC CS0                 |  |  |  |
| 11           | Internal ROM                 |  |  |  |



## S3C6400X

Memory port 0 CS

→ memory port 0 (multiplexing)

◆ MP0\_CS\_SEL[0] MP0\_CS\_SEL[2] . OneNAND NFCON

MP0\_CS\_SEL[0] MP0\_CS\_SEL[2] XSELNAND pin

XSELNAND가 0 OneNAND가 XSELNAND 1 NFCON

◆ NAND (XOM[4:3]=00) MP0\_CS\_SEL[1] MP0\_CS\_SEL[3]

. Xm0CSn[2] Xm0CSn[3] NFCON CS0 NFCON CS1

XSELNAND 1

◆ OneNAND (XOM[4:1]=0110) MP0\_CS\_SEL[1] MP0\_CS\_SEL[3]

. Xm0CSn[2] Xm0CSn[3] OneNAND CS0 OneNAND CS1

XSELNAND 0

|              | MP0_CS_SEL |     |     |     |     | VEELNAND |          |                         |
|--------------|------------|-----|-----|-----|-----|----------|----------|-------------------------|
|              | [5]        | [4] | [3] | [2] | [1] | [0]      | XSELNAND |                         |
| Xm0CSn[0]    | -          | -   | -   | -   | -   | -        | х        | SROMC Bank0             |
| Xm0CSn[1]    | -          | -   | -   | -   | -   | -        | x        | SROMC Bank1             |
|              | -          | -   | -   | -   | 1   | -        | х        | SROMC Bank2             |
| Xm0CSn[2]    | -          | -   | -   | -   | 0   | -        | 1        | NFCON0                  |
|              | -          | -   | -   | -   | 0   | -        | 0        | OneNAND<br>Controller 0 |
|              | -          | -   | 1   | -   | -   | -        | x        | SROMC Bank3             |
| Xm0CSn[3]    | -          | -   | 0   | -   | -   | -        | 1        | NFCON1                  |
| XIIIOOOII[0] | -          | -   | 0   | -   | -   | -        | 0        | OneNAND<br>Controller1  |
| Xm0CSn[4]    | -          | 0   | -   | -   | -   | -        | x        | SROMC Bank4             |
|              | -          | 1   | -   | -   | -   | -        | x        | CFCON                   |
| Vm0Cen[E]    | 0          | -   | -   | -   | -   | -        | х        | SROMC Bank5             |
| Xm0CSn[5]    | 1          | -   | -   | -   | -   | -        | х        | CFCON                   |

• CFCON Direct I/F

♦ 0= CFCON EBI

◆ 1= CFCON direct interface

◆ CKE (SPCONSLP[4](0x7F0088B0))

♦ 0= memory port0 Xm0CKE memory port1

Xm1CKE zero .

◆ 1= memory port0 Xm0CKE memory port1

Xm1CKE one .



## S3C6400X

EBI

 $\blacklozenge$ 

0= / 1= Circular

**\** 

| CFG_FIX_PRI_TYPE | 1st       | 2nd             | 3rd             | 4th             | 5th             | 6th   |
|------------------|-----------|-----------------|-----------------|-----------------|-----------------|-------|
| 0, 6~7           | DMC<br>0  | SROMC           | OneNANDC<br>CS0 | OneNANDC<br>CS1 | NFCON           | CFCON |
| 1                | DMC<br>0  | OneNANDC<br>CS0 | OneNANDC<br>CS1 | SROMC           | NFCON           | CFCON |
| 2                | DMC<br>0  | OneNANDC<br>CS1 | NFCON           | SROMC           | OneNANDC<br>CS0 | CFCON |
| 3                | DMC<br>0  | NFCON           | SROMC           | OneNANDC<br>CS0 | OneNANDC<br>CS1 | CFCON |
| 4                | DMC<br>0  | CFCON           | SROMC           | OneNANDC<br>CS0 | OneNANDC<br>CS1 | NFCON |
| 5                | SRO<br>MC | DMC0            | OneNANDC<br>CS0 | OneNANDC<br>CS1 | NFCON           | CFCON |

- Bus Information
  - ◆ QOS\_OVERRIDE0

QoS Override ID DMC0 .

QOS\_OVERRIDEO .

0x7E00F124 .

♦ QOS\_OVERRIDE1

QoS Override ID DMC1

QOS\_OVERRIDE1

0x7E00F128

### Revision History

| 2008.07.22 | 1.0 |  |
|------------|-----|--|
|            |     |  |
|            |     |  |